Altera Stratix V Avalon-MM Interface for PCIe Solutions Uživatelský manuál Strana 128

  • Stažení
  • Přidat do mých příruček
  • Tisk
  • Strana
    / 184
  • Tabulka s obsahem
  • KNIHY
  • Hodnocené. / 5. Na základě hodnocení zákazníků
Zobrazit stránku 127
PIPE
The PIPE interface implements the Intel-designed PIPE interface specification. You can use this parallel
interface to speed simulation; however, you cannot use the PIPE interface in actual hardware.
The Gen1, Gen2, and Gen3 simulation models support PIPE and serial simulation.
For Gen3, the Altera BFM bypasses Gen3 Phase 2 and Phase 3 Equalization. However, Gen3 variants
can perform Phase 2 and Phase 3 equalization if instructed by a third-party BFM.
Related Information
PIPE Interface Signals on page 4-31
Data Link Layer
The Data Link Layer is located between the Transaction Layer and the Physical Layer. It maintains packet
integrity and communicates (by DLL packet transmission) at the PCI Express link level (as opposed to
component communication by TLP transmission in the interconnect fabric).
The DLL implements the following functions:
Link management through the reception and transmission of DLL packets (DLLP), which are used for
the following functions:
Power management of DLLP reception and transmission
To transmit and receive ACK/NACK packets
Data integrity through generation and checking of CRCs for TLPs and DLLPs
TLP retransmission in case of NAK DLLP reception using the retry buffer
Management of the retry buffer
Link retraining requests in case of error through the Link Training and Status State Machine
(LTSSM) of the Physical Layer
9-4
PIPE
UG-01097_avmm
2014.12.15
Altera Corporation
IP Core Architecture
Send Feedback
Zobrazit stránku 127
1 2 ... 123 124 125 126 127 128 129 130 131 132 133 ... 183 184

Komentáře k této Příručce

Žádné komentáře