Altera Arria 10 Avalon-MM Uživatelský manuál Strana 128

  • Stažení
  • Přidat do mých příruček
  • Tisk
  • Strana
    / 212
  • Tabulka s obsahem
  • KNIHY
  • Hodnocené. / 5. Na základě hodnocení zákazníků
Zobrazit stránku 127
Figure 10-4: PCI Express Avalon-MM Bridge
Transaction Layer
PCI Express
Tx Controller
PCI Express
Rx Controller
Data Link Layer
Physical Layer
PCI Express MegaCore Function
TX Slave Module
Control & Status
Reg (CSR)
Sync
Avalon Clock Domain PCI Express Clock Domain
Rx Master ModuleRX Master Module
PCI Express Avalon-MM Bridge
System Interconnect Fabric
PCI Link
CRA Slave Module
Address
Translator
Avalon-MM
Tx Read
Response
Avalon-MM
Tx Slave
Avalon-MM
Rx Read
Response
Avalon-MM
Rx Master
MSI or
Legacy Interrupt
Generator
Control Register
Access Slave
Address
Translator
The bridge has the following additional characteristics:
Type 0 and Type 1 vendor-defined incoming messages are discarded
Completion-to-a-flush request is generated, but not propagated to the interconnect fabric
For End Points, each PCI Express base address register (BAR) in the Transaction Layer maps to a specific,
fixed Avalon-MM address range. You can use separate BARs to map to various Avalon-MM slaves
connected to the RX Master port. In contrast to Endpoints, Root Ports do not perform any BAR matching
and forwards the address to a single RX Avalon-MM master port.
10-10
32-Bit PCI Express Avalon-MM Bridge
UG-01145_avmm
2015.05.14
Altera Corporation
IP Core Architecture
Send Feedback
Zobrazit stránku 127
1 2 ... 123 124 125 126 127 128 129 130 131 132 133 ... 211 212

Komentáře k této Příručce

Žádné komentáře