Altera CIC MegaCore Function Uživatelský manuál

Procházejte online nebo si stáhněte Uživatelský manuál pro Měřící nástroje Altera CIC MegaCore Function. Altera CIC MegaCore Function User Manual Uživatelská příručka

  • Stažení
  • Přidat do mých příruček
  • Tisk

Shrnutí obsahu

Strany 1 - CIC IP Core

CIC IP CoreUser GuideSubscribeSend FeedbackUG-CIC2014.12.15101 Innovation DriveSan Jose, CA 95134www.altera.com

Strany 2 - Contents

Figure 2-2: Quartus II IP CatalogSearch for installed IP coresDouble-click to customize, right-click for detailed informationShow IP only for target d

Strany 3 - About The CIC IP Core

• Optionally select preset parameter values if provided for your IP core. Presets specify initialparameter values for specific applications.• Specify

Strany 4 - DSP IP Core Verification

Figure 2-4: IP Core Generated Files<your_testbench>_tb.csv<your_testbench>_tb.spd<your_ip>.cmp - VHDL component declaration file<

Strany 5

File Name Description<my_ip>.cmp The VHDL Component Declaration (.cmp) file is a text file thatcontains local generic and port definitions that

Strany 6 - M10K M20K Primary Secondary

File Name Description<my_ip>.svdAllows HPS System Debug tools to view the register maps ofperipherals connected to HPS within a Qsys system.Duri

Strany 7

Figure 2-5: Simulation in Quartus II Design FlowPost-fit timing simulation netlist Post-fit timing simulation (3)Post-fit functional simulation net

Strany 8 - CIC IP Core Getting Started

Related InformationUsing MegaCore Functions chapter in the DSP Builder Handbook.UG-CIC2014.12.15DSP Builder Design Flow2-9CIC IP Core Getting StartedA

Strany 9

CIC IP Core Functional Description32014.12.15UG-CICSubscribeSend FeedbackYou can select either a decimation or interpolation CIC filter. A decimation

Strany 10 - Search for installed IP cores

Variable Rate Change FactorsYou can optionally set minimum and maximum values for the decimator or interpolator rate changefactors and enable the rate

Strany 11 - 2014.12.15

processing chain. This strategy can lead to full utilization of the resources and represents the mostefficient hardware implementation.Figure 3-3: Mul

Strany 12 - File Name Description

ContentsAbout The CIC IP Core...1-1Altera DSP IP Core Features...

Strany 13

Figure 3-4: Single Input Multiple Output Architecture with Eight ChannelsThe symbols A, B, C, D, E, F, G, H are demultiplexed into four outputs A, E;

Strany 14

Note: A data width of Bout is required for each integrator and differentiator for no data loss.For an interpolation filter, the gain at each filter st

Strany 15 - RTL Simulation

Hogenauer PruningHogenauer pruning uses truncation in intermediate stages with the retained number of bits decreasingmonotonically from stage to stage

Strany 16 - Related Information

Generally, only equalize the response in the passband, but you can sample further than the passband tofine tune the cascaded response of the filter ch

Strany 17 - Send Feedback

Parameter Value DescriptionNumber of stages 1 to 12 Specifies the required number of stages.Differential delay 1, 2 Specifies the differential delay i

Strany 18

Parameter Value DescriptionDifferentiator datastorageLogic Element,MemorySelects whether to implement the differentiator datastorage as logic elements

Strany 19 - Altera Corporation

Parameter Name ValueSYMBOLS_PER_BEAT Single input, single output architectures, have onesymbol per beat at the source and the sink. MISOarchitectures

Strany 20 - Output Data Width

CIC IP Core SignalsTable 3-4: CIC IP Core SignalsSignal DirectionDescriptionav_st_in_data Output In Qsys systems, this Avalon-ST-compliant data bus in

Strany 21 - Output Rounding

Signal DirectionDescriptionout_endofpacket Output Marks the end of the outgoing result group. If '1', a resultcorresponding to channel N-1 i

Strany 22 - Hogenauer Pruning

The multiple symbols per beat scenario applies to both the sink interface on MISO CIC filters and thesource interface of SIMO CIC filters. All other i

Strany 23 - CIC IP Core Parameters

About The CIC IP Core12014.12.15UG-CICSubscribeSend FeedbackThe Altera® CIC IP core implements a cascaded integrator-comb (CIC) filter with data ports

Strany 24 - Parameter Value Description

Document Revision History42014.12.15UG-CICSubscribeSend FeedbackCIC IP Core User Guide revision history.Table 4-1:Date Version Changes Made2014.12.15

Strany 25 - Parameter Name Value

CIC IP Core Device Family SupportAltera offers the following device support levels for Altera IP cores:• Preliminary support—Altera verifies the IP co

Strany 26

Altera verifies that the current version of the Quartus II software compiles the previous version of each IPcore. Altera does not verify that the Quar

Strany 27 - CIC IP Core Signals

Device Filter Type ALMMemory RegistersfMAX (MHz)M10K M20K Primary SecondaryArria V Interpolator 5Channels 3Interfaces886 27 -- 1,776 17 232.61Arria V

Strany 28 - Packet Data Transfers

Device Filter Type ALMMemory RegistersfMAX (MHz)M10K M20K Primary SecondaryStratixVDecimator 5Channels 3Interfaces1,891 -- 11 5,562 8 450.05StratixVDe

Strany 29

CIC IP Core Getting Started22014.12.15UG-CICSubscribeSend FeedbackInstalling and Licensing IP CoresThe Altera IP Library provides many useful IP core

Strany 30 - Document Revision History

OpenCore Plus evaluation supports the following two operation modes:• Untethered—run the design containing the licensed IP for a limited time.• Tether

Komentáře k této Příručce

Žádné komentáře