Altera Designing With Low-Level Primitives Uživatelský manuál

Procházejte online nebo si stáhněte Uživatelský manuál pro Měřící nástroje Altera Designing With Low-Level Primitives. Altera Designing With Low-Level Primitives User Manual Uživatelská příručka

  • Stažení
  • Přidat do mých příruček
  • Tisk
  • Strana
    / 56
  • Tabulka s obsahem
  • KNIHY
  • Hodnocené. / 5. Na základě hodnocení zákazníků
Zobrazit stránku 0
101 Innovation Drive
San Jose, CA 95134
(408) 544-7000
www.altera.com
Designing with Low-Level Primitives
User Guide
Software Version 7.1
Document Version: 3.0
Document Date: April 2007
Zobrazit stránku 0
1 2 3 4 5 6 ... 55 56

Shrnutí obsahu

Strany 1 - User Guide

101 Innovation DriveSan Jose, CA 95134(408) 544-7000www.altera.comDesigning with Low-Level PrimitivesUser GuideSoftware Version 7.1Document Version: 3

Strany 2 - UG-83105-3.0

1–4 Altera CorporationDesigning with Low-Level Primitives User Guide April 2007Low-Level Primitive ExamplesFigure 1–1. Logic Merged During the Process

Strany 3 - Contents

Altera Corporation 1–5April 2007 Designing with Low-Level Primitives User GuideLow-Level Primitive DesignIn Example 1–3, the address decoder logic is

Strany 4

1–6 Altera CorporationDesigning with Low-Level Primitives User Guide April 2007Low-Level Primitive ExamplesFigure 1–2. LCELL Primitive InstantiationsU

Strany 5 - About this User Guide

Altera Corporation 1–7April 2007 Designing with Low-Level Primitives User GuideLow-Level Primitive DesignFor detailed specifications of the primitive

Strany 6 - Conventions

1–8 Altera CorporationDesigning with Low-Level Primitives User Guide April 2007Low-Level Primitive ExamplesInferring Registers Using HDL CodeTo make t

Strany 7 - 1. Low-Level Primitive

Altera Corporation 1–9April 2007 Designing with Low-Level Primitives User GuideLow-Level Primitive DesignThe sclr signal is not inferred by Quartus I

Strany 8 - Examples

1–10 Altera CorporationDesigning with Low-Level Primitives User Guide April 2007Low-Level Primitive ExamplesInferring RAM Functions from HDL CodeTo in

Strany 9 - Altera Corporation 1–3

Altera Corporation 1–11April 2007 Designing with Low-Level Primitives User GuideLow-Level Primitive DesignExample 1–6. A 32, 8-Bit Word Single-Port M

Strany 10 - Low-Level Primitive Examples

1–12 Altera CorporationDesigning with Low-Level Primitives User Guide April 2007Low-Level Primitive ExamplesExample 1–7 shows a Verilog example for a

Strany 11 - Low-Level Primitive Design

Altera Corporation 1–13April 2007 Designing with Low-Level Primitives User GuideLow-Level Primitive DesignLook-Up Table Buffer PrimitivesThe look-up

Strany 12 - Using I/Os

Copyright © 2007 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device des-ig

Strany 13 - I/O Attributes

1–14 Altera CorporationDesigning with Low-Level Primitives User Guide April 2007Low-Level Primitive ExamplesExample 1–9 is a more complex example usin

Strany 14

Altera Corporation 1–15April 2007 Designing with Low-Level Primitives User GuideLow-Level Primitive DesignExample 1–10 uses the LUT primitive to crea

Strany 15 - Using the DFFEAS Primitive

1–16 Altera CorporationDesigning with Low-Level Primitives User Guide April 2007Low-Level Primitive Examples

Strany 16 - 1–10 Altera Corporation

Altera Corporation 2–1April 20072. Primitive ReferencePrimitivesUsing primitives with HDL is an efficient way to make assignments to your design wi

Strany 17 - Altera Corporation 1–11

2–2 Altera CorporationDesigning with Low-Level Primitives User Guide April 2007Primitivesthe input and output ports and the parameters associated with

Strany 18 - 1–12 Altera Corporation

Altera Corporation 2–3April 2007 Designing with Low-Level Primitives User GuidePrimitive ReferenceExample 2–2 shows a VHDL component declaration for

Strany 19 - Altera Corporation 1–13

2–4 Altera CorporationDesigning with Low-Level Primitives User Guide April 2007PrimitivesTable 2–2. ALT_OUTBUF Ports & ParametersPort/Parameter De

Strany 20 - 1–14 Altera Corporation

Altera Corporation 2–5April 2007 Designing with Low-Level Primitives User GuidePrimitive ReferenceExample 2–3 shows a Verilog HDL example of an ALT_O

Strany 21 - Altera Corporation 1–15

2–6 Altera CorporationDesigning with Low-Level Primitives User Guide April 2007PrimitivesALT_OUTBUF_TRI The primitive allows you to make a location as

Strany 22 - 1–16 Altera Corporation

Altera Corporation 2–7April 2007 Designing with Low-Level Primitives User GuidePrimitive ReferenceTable 2–3. ALT_OUTBUF_TRI Ports & ParametersPor

Strany 23 - 2. Primitive Reference

Altera Corporation iiiContentsAbout this User Guide ... vHow to Contact

Strany 24

2–8 Altera CorporationDesigning with Low-Level Primitives User Guide April 2007PrimitivesALT_IOBUFThe primitive allows you to make a location assignme

Strany 25 - ALT_OUTBUF

Altera Corporation 2–9April 2007 Designing with Low-Level Primitives User GuidePrimitive ReferenceTable 2–4. ALT_IOBUF Ports and ParametersPort/Param

Strany 26

2–10 Altera CorporationDesigning with Low-Level Primitives User Guide April 2007PrimitivesExample 2–8. ALT_IOBUF Primitive Component Declaration, VHDL

Strany 27 - Primitive Reference

Altera Corporation 2–11April 2007 Designing with Low-Level Primitives User GuidePrimitive ReferenceALT_INBUF_DIFFThis primitive allows you to name an

Strany 28 - ALT_OUTBUF_TRI

2–12 Altera CorporationDesigning with Low-Level Primitives User Guide April 2007PrimitivesExample 2–9 shows a VHDL component instantiation example of

Strany 29

Altera Corporation 2–13April 2007 Designing with Low-Level Primitives User GuidePrimitive ReferenceALT_OUTBUF_DIFFThis primitive allows you to name a

Strany 30 - ALT_IOBUF

2–14 Altera CorporationDesigning with Low-Level Primitives User Guide April 2007Primitivesthe default. Assigning –1 to slew_rate is equivalent to not

Strany 31

Altera Corporation 2–15April 2007 Designing with Low-Level Primitives User GuidePrimitive ReferenceTable 2–7 lists the ports and parameters of the AL

Strany 32

2–16 Altera CorporationDesigning with Low-Level Primitives User Guide April 2007PrimitivesExample 2–11. ALT_OUTBUF_TRI_DIFF Primitive Instantiation, V

Strany 33 - ALT_INBUF_DIFF

Altera Corporation 2–17April 2007 Designing with Low-Level Primitives User GuidePrimitive ReferenceExample 2–12. ALT_OUTBUF_TRI_DIFF Primitive, VHDL

Strany 34 - Primitives

iv Altera CorporationDesigning with Low-Level Primitives User GuideContents

Strany 35 - ALT_OUTBUF_DIFF

2–18 Altera CorporationDesigning with Low-Level Primitives User Guide April 2007Primitives inst : ALT_OUTBUF_TRI_DIFFgeneric map ( IO_STANDARD =

Strany 36 - ALT_OUTBUF_TRI_DIFF

Altera Corporation 2–19April 2007 Designing with Low-Level Primitives User GuidePrimitive ReferenceALT_IOBUF_DIFFThis primitive allows you to name an

Strany 37

2–20 Altera CorporationDesigning with Low-Level Primitives User Guide April 2007PrimitivesEach parameter except slew_rate also accepts the value “none

Strany 38 - 2–16 Altera Corporation

Altera Corporation 2–21April 2007 Designing with Low-Level Primitives User GuidePrimitive ReferenceExample 2–13. ALT_IOBUF_DIFF Primitive, VHDL Compo

Strany 39 - Altera Corporation 2–17

2–22 Altera CorporationDesigning with Low-Level Primitives User Guide April 2007PrimitivesExample 2–14. ALT_IOBUF_DIFF Primitive Instantiation, Verilo

Strany 40 - 2–18 Altera Corporation

Altera Corporation 2–23April 2007 Designing with Low-Level Primitives User GuidePrimitive ReferenceEach parameter except slew_rate also accepts the v

Strany 41 - ALT_IOBUF_DIFF

2–24 Altera CorporationDesigning with Low-Level Primitives User Guide April 2007PrimitivesExample 2–15 shows an example of a Verilog HDL primitive ins

Strany 42

Altera Corporation 2–25April 2007 Designing with Low-Level Primitives User GuidePrimitive ReferenceExample 2–16. ALT_BIDIR_DIFF Primitive, VHDL Compo

Strany 43 - Altera Corporation 2–21

2–26 Altera CorporationDesigning with Low-Level Primitives User Guide April 2007PrimitivesEach parameter except slew_rate also accepts the value “none

Strany 44 - ALT_BIDIR_DIFF

Altera Corporation 2–27April 2007 Designing with Low-Level Primitives User GuidePrimitive ReferenceExample 2–17. ALT_BIDIR_BUF Primitive, VHDL Compon

Strany 45

Altera Corporation vApril 2007 Designing with Low-Level Primitives User GuideAbout this User GuideDocument Revision HistoryThe table below shows the

Strany 46 - 2–24 Altera Corporation

2–28 Altera CorporationDesigning with Low-Level Primitives User Guide April 2007PrimitivesExample 2–19 shows a VHDL component declaration for an LCELL

Strany 47 - ALT_BIDIR_BUF

Altera Corporation 2–29April 2007 Designing with Low-Level Primitives User GuidePrimitive ReferenceExample 2–21 shows a VHDL component declaration fo

Strany 48

2–30 Altera CorporationDesigning with Low-Level Primitives User Guide April 2007PrimitivesThe CARRY primitive is supported for backward-compatibility

Strany 49 - Altera Corporation 2–27

Altera Corporation 2–31April 2007 Designing with Low-Level Primitives User GuidePrimitive Reference A CASCADE primitive cannot feed an OUTPUT pin pr

Strany 50

2–32 Altera CorporationDesigning with Low-Level Primitives User Guide April 2007PrimitivesExample 2–26. LUT_INPUT Primitive Instantiation, Verilog HDL

Strany 51 - CARRY and CARRY_SUM

Altera Corporation 2–33April 2007 Designing with Low-Level Primitives User GuidePrimitive ReferenceSynthesis AttributesUsing synthesis attributes in

Strany 52 - CASCADE

2–34 Altera CorporationDesigning with Low-Level Primitives User Guide April 2007Synthesis Attributes

Strany 53 - LUT_INPUT

vi Altera CorporationDesigning with Low-Level Primitives User Guide April 2007Typographic ConventionsTypographic ConventionsThis document uses the ty

Strany 54 - LUT_OUTPUT

Altera Corporation 1–1April 20071. Low-Level PrimitiveDesignIntroduction Your hardware description language (HDL) coding style can have a significa

Strany 55 - Attributes

1–2 Altera CorporationDesigning with Low-Level Primitives User Guide April 2007Low-Level Primitive ExamplesExample 1–1 is a small Verilog example that

Strany 56 - Synthesis Attributes

Altera Corporation 1–3April 2007 Designing with Low-Level Primitives User GuideLow-Level Primitive DesignIn Example 1–2, the LCELL primitive separate

Komentáře k této Příručce

Žádné komentáře