Altera Cyclone V SoC Development Board Uživatelský manuál Strana 10

  • Stažení
  • Přidat do mých příruček
  • Tisk
  • Strana
    / 68
  • Tabulka s obsahem
  • KNIHY
  • Hodnocené. / 5. Na základě hodnocení zákazníků
Zobrazit stránku 9
2–2 Chapter 2: Board Components
Board Overview
Cyclone V SoC Development Board November 2013 Altera Corporation
Reference Manual
Board Overview
This section provides an overview of the Cyclone V SoC development board,
including an annotated board image and component descriptions. Figure 2–1 shows
an overview of the board features.
Table 21 describes the components and lists their corresponding board references.
Figure 2–1. Overview of the Cyclone V SoC Development Board Features
Table 2–1. Board Components (Part 1 of 3)
Board Reference Type Description
Featured Devices
U21 FPGA Cyclone V SoC, 5CSXFC6D6F31C6, 896-pin FBGA.
U19 CPLD MAX V CPLD, 5M2210ZF256I5N, 256-pin FBGA.
Configuration, Status, and Setup Elements
J23 JTAG chain header
Provides access to the JTAG chain and disables the embedded
USB-Blaster II when using an external USB-Blaster cable.
SW4 JTAG chain control DIP switch Remove or include devices in the active JTAG chain.
J37 Mini-USB header
USB interface for FPGA programming and debugging through the
embedded USB-Blaster II JTAG via a type-B USB cable.
SW2 Board settings DIP switch
Controls the MAX V CPLD 5M2210 System Controller functions such
as clock enable, SMA clock input control, and which image to load
from flash memory at power-up.
Zobrazit stránku 9
1 2 ... 5 6 7 8 9 10 11 12 13 14 15 ... 67 68

Komentáře k této Příručce

Žádné komentáře