Altera 100G Interlaken MegaCore Function Uživatelský manuál Strana 44

  • Stažení
  • Přidat do mých příruček
  • Tisk
  • Strana
    / 111
  • Tabulka s obsahem
  • KNIHY
  • Hodnocené. / 5. Na základě hodnocení zákazníků
Zobrazit stránku 43
supports your design in achieving timing closure more easily. In any case you must ensure that you hold
itx_num_valid at the value of 0 when you are not driving data.
You can think of this interface as a FIFO write interface. When itx_num_valid[7:4] is nonzero, both
data and control information (including itx_num_valid[7:4] itself) are written to the transmit side data
interface. The itx_ready signal is the inverse of a hypothetical FIFO-almost-full flag. When itx_ready is
high, the 100G Interlaken IP Core is ready to accept data. When itx_ready is low, you can continue to
send data for another 6 to 8 clock cycles of tx_usr_clk.
Related Information
100G Interlaken IP Core In-Band Calendar Bits on Transmit Side on page 4-17
Description of in-band calendar bits on the TX user data transfer interface.
4-14
100G Interlaken IP Core Back-Pressured Packet Transfer Example
UG-01128
2015.05.04
Altera Corporation
Functional Description
Send Feedback
Zobrazit stránku 43
1 2 ... 39 40 41 42 43 44 45 46 47 48 49 ... 110 111

Komentáře k této Příručce

Žádné komentáře