Altera Arria 10 Avalon-ST Uživatelský manuál Strana 113

  • Stažení
  • Přidat do mých příruček
  • Tisk
  • Strana
    / 275
  • Tabulka s obsahem
  • KNIHY
  • Hodnocené. / 5. Na základě hodnocení zákazníků
Zobrazit stránku 112
Configuration Space Register Access Timing
Figure 6-37: tl_cfg_ctl Timing
The following figure shows typical traffic on the tl_cfg_ctl bus. The tl_cfg_add index increments on
the rising edge of the pld_clk. The address specifies which Configuration Space register data value is
being driven onto tl_cfg_ctl.
coreclkout_hip
tl_cfg_add[3:0]
tl_cfg_ctl[31:0]
D E F 0 1 2 3
00000084 00000000 28100000 08000000 00000002
Configuration Space Register Access
The tl_cfg_ctl signal is a multiplexed bus that contains the contents of Configuration Space registers as
shown in the figure below. Information stored in the Configuration Space is accessed in round robin
order where tl_cfg_add indicates which register is being accessed. The following table shows the layout
of configuration information that is multiplexed on tl_cfg_ctl.
UG-01145_avst
2015.05.04
Configuration Space Register Access Timing
6-47
Interfaces and Signal Descriptions
Altera Corporation
Send Feedback
Zobrazit stránku 112
1 2 ... 108 109 110 111 112 113 114 115 116 117 118 ... 274 275

Komentáře k této Příručce

Žádné komentáře